<?xml version="1.0" encoding="utf-8"?><!DOCTYPE article PUBLIC "-//NLM//DTD JATS (Z39.96) Journal Publishing DTD v1.2d1 20170631//EN" "JATS-journalpublishing1.dtd">
<ArticleSet>
  <Article>
    <Journal>
      <PublisherName>IJIRCSTJournal</PublisherName>
      <JournalTitle>International Journal of Innovative Research in Computer Science and Technology</JournalTitle>
      <PISSN>I</PISSN>
      <EISSN>S</EISSN>
      <Volume-Issue>Volume 11 Issue 2</Volume-Issue>
      <PartNumber/>
      <IssueTopic>Electronics Communication &amp; Engineering</IssueTopic>
      <IssueLanguage>English</IssueLanguage>
      <Season>March - April 2023</Season>
      <SpecialIssue>N</SpecialIssue>
      <SupplementaryIssue>N</SupplementaryIssue>
      <IssueOA>Y</IssueOA>
      <PubDate>
        <Year>2023</Year>
        <Month>04</Month>
        <Day>17</Day>
      </PubDate>
      <ArticleType>Computer Sciences</ArticleType>
      <ArticleTitle>Verification of UART and I2C Protocols Using System Verilog</ArticleTitle>
      <SubTitle/>
      <ArticleLanguage>English</ArticleLanguage>
      <ArticleOA>Y</ArticleOA>
      <FirstPage>58</FirstPage>
      <LastPage>61</LastPage>
      <AuthorList>
        <Author>
          <FirstName>Dr. Ch. Manohar Kumar</FirstName>          
          <AuthorLanguage>English</AuthorLanguage>
          <Affiliation/>
          <CorrespondingAuthor>Y</CorrespondingAuthor>
          <ORCID/>
                      <FirstName>Mr. G. Mahesh Babu</FirstName>          
          <AuthorLanguage>English</AuthorLanguage>
          <Affiliation/>
          <CorrespondingAuthor>N</CorrespondingAuthor>
          <ORCID/>
                    <FirstName>Mr. A. Hemanth Chakradhar</FirstName>          
          <AuthorLanguage>English</AuthorLanguage>
          <Affiliation/>
          <CorrespondingAuthor>N</CorrespondingAuthor>
          <ORCID/>
                    <FirstName>Mr. A.S.K. Pranav</FirstName>          
          <AuthorLanguage>English</AuthorLanguage>
          <Affiliation/>
          <CorrespondingAuthor>N</CorrespondingAuthor>
          <ORCID/>
                    <FirstName>Mr. D. Sudheer</FirstName>          
          <AuthorLanguage>English</AuthorLanguage>
          <Affiliation/>
          <CorrespondingAuthor>N</CorrespondingAuthor>
          <ORCID/>
                    <FirstName>Mr. U. Alex Prince</FirstName>          
          <AuthorLanguage>English</AuthorLanguage>
          <Affiliation/>
          <CorrespondingAuthor>N</CorrespondingAuthor>
          <ORCID/>
           
        </Author>
      </AuthorList>
      <DOI>https://doi.org/10.55524/ijircst.2023.11.2.11</DOI>
      <Abstract>Design Verification in VLSI is the most important step in the product development process. It aims to confirm that the system design meets with the standards and requirements of the system. Verification is the process of checking whether the designed system performs all the required functionality specified in the design by writing the test bench or verification environment that contains a group of classes and modules that generates input stimulus to the system and the output from that design is compared with the expected output.&amp;nbsp; A communication system has set of roles that are called protocols. UART is a serial communication protocol that is used when only two devices are needed to communicate and it uses peer-to-peer topology. I2C stands for Inter-Integrated Circuit used for communication between master and slave in which more than one slave device or memory can be connected to a master device. System Verilog has been primarily used for verification purposes in VLSI because it has the features of Hardware Description Languages such as Verilog and VHDL, C and C++ and functional coverage, assertion coverage, constrained randomization, and supports OOPs concepts.</Abstract>
      <AbstractLanguage>English</AbstractLanguage>
      <Keywords>Verification, Protocols, UART, I2C, System Verilog.</Keywords>
      <URLs>
        <Abstract>https://ijircst.org/abstract.php?article_id=1111</Abstract>
      </URLs>      
    </Journal>
  </Article>
</ArticleSet>