Volume- 11
Issue- 2
Year- 2023
DOI: 10.55524/ijircst.2023.11.2.1 |
DOI URL: https://doi.org/10.55524/ijircst.2023.11.2.1
Crossref
This is an Open Access article distributed under the terms of the Creative Commons Attribution License (CC BY 4.0) (http://creativecommons.org/licenses/by/4.0)
Article Tools: Print the Abstract | Indexing metadata | How to cite item | Email this article | Post a Comment
Suhail Mushtaq Tantray , Ravinder Pal Singh, Dr Monika Mehra
This paper proposes a modification of the pre-processing stage of the Pan-Tompkins algorithm. In this paper, the fractional order differentiator now stands in for the integer order differentiator. Since the gain of the fractional order differentiator is lesser than its integer-order counterpart, the amplification of the high-frequency noise is reduced thus making the design robust to noise. Moreover, all the circuits in this design have been implemented using low-power design techniques so that the system can work with extremely low power consumption. The achievement of the advanced design has been validated by simulations carried out in the HSPICE EDA tool using the TMSC CMOS 130nm process.
M. Tech Scholar, Department of Electronics and Communication Engineering, RIMT University, Punjab, India
No. of Downloads: 41 | No. of Views: 399
Mir Rahil, Ravinder Pal Singh.
July 2022 - Vol 10, Issue 4
Ayush Dagar, Sowmya Sista Lakshmi, Neeraj Gupta, Manjeet Kaur, Rashmi Gupta.
July 2021 - Vol 9, Issue 4
Sowmya Sista Lakshmi, Ayush Dagar, Neeraj Gupta, Manjeet Kaur, Rashmi Gupta.
July 2021 - Vol 9, Issue 4